Quoting patch author amodra from #1078 Lots of issues here. - The vsx regs weren't listed as clobbered. - Poor choice of vsx regs, which along with the lack of clobbers led to trashing v0..v21 and fr14..fr23. Ideally you'd let gcc choose all temp vsx regs, but asms currently have a limit of 30 i/o parms. - Other regs were clobbered unnecessarily, seemingly in an attempt to clobber inputs, with gcc-7 complaining about the clobber of r2. (Changed inputs should be also listed as outputs or as an i/o.) - "r" constraint used instead of "b" for gprs used in insns where the r0 encoding means zero rather than r0. - There were unused asm inputs too. - All memory was clobbered rather than hooking up memory outputs with proper memory constraints, and that and the lack of proper memory input constraints meant the asms needed to be volatile and their containing function noinline. - Some parameters were being passed unnecessarily via memory. - When a copy of a
214 lines
6.7 KiB
C
214 lines
6.7 KiB
C
/***************************************************************************
|
|
Copyright (c) 2013-2016, The OpenBLAS Project
|
|
All rights reserved.
|
|
Redistribution and use in source and binary forms, with or without
|
|
modification, are permitted provided that the following conditions are
|
|
met:
|
|
1. Redistributions of source code must retain the above copyright
|
|
notice, this list of conditions and the following disclaimer.
|
|
2. Redistributions in binary form must reproduce the above copyright
|
|
notice, this list of conditions and the following disclaimer in
|
|
the documentation and/or other materials provided with the
|
|
distribution.
|
|
3. Neither the name of the OpenBLAS project nor the names of
|
|
its contributors may be used to endorse or promote products
|
|
derived from this software without specific prior written permission.
|
|
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
ARE DISCLAIMED. IN NO EVENT SHALL THE OPENBLAS PROJECT OR CONTRIBUTORS BE
|
|
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
|
|
SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
|
|
CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
|
|
OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
|
|
USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*****************************************************************************/
|
|
|
|
/**************************************************************************************
|
|
* 2016/03/27 Werner Saar (wernsaar@googlemail.com)
|
|
*
|
|
* I don't use fused multiply-add ( precision problems with lapack )
|
|
*
|
|
* BLASTEST : OK
|
|
* CTEST : OK
|
|
* TEST : OK
|
|
* LAPACK-TEST : OK
|
|
**************************************************************************************/
|
|
|
|
#define HAVE_KERNEL_16 1
|
|
|
|
static void drot_kernel_16 (long n, double *x, double *y, double c, double s)
|
|
{
|
|
__vector double t0;
|
|
__vector double t1;
|
|
__vector double t2;
|
|
__vector double t3;
|
|
__vector double t4;
|
|
__vector double t5;
|
|
__vector double t6;
|
|
__vector double t7;
|
|
|
|
__asm__
|
|
(
|
|
"xxspltd 36, %x13, 0 \n\t" // load c to both dwords
|
|
"xxspltd 37, %x14, 0 \n\t" // load s to both dwords
|
|
|
|
"lxvd2x 32, 0, %3 \n\t" // load x
|
|
"lxvd2x 33, %15, %3 \n\t"
|
|
"lxvd2x 34, %16, %3 \n\t"
|
|
"lxvd2x 35, %17, %3 \n\t"
|
|
|
|
"lxvd2x 48, 0, %4 \n\t" // load y
|
|
"lxvd2x 49, %15, %4 \n\t"
|
|
"lxvd2x 50, %16, %4 \n\t"
|
|
"lxvd2x 51, %17, %4 \n\t"
|
|
|
|
"addi %3, %3, 64 \n\t"
|
|
"addi %4, %4, 64 \n\t"
|
|
|
|
"addic. %2, %2, -8 \n\t"
|
|
"ble 2f \n\t"
|
|
|
|
".p2align 5 \n"
|
|
"1: \n\t"
|
|
|
|
"xvmuldp 40, 32, 36 \n\t" // c * x
|
|
"xvmuldp 41, 33, 36 \n\t"
|
|
"xvmuldp 42, 34, 36 \n\t"
|
|
"xvmuldp 43, 35, 36 \n\t"
|
|
|
|
"xvmuldp %x5, 48, 36 \n\t" // c * y
|
|
"xvmuldp %x6, 49, 36 \n\t"
|
|
"xvmuldp %x7, 50, 36 \n\t"
|
|
"xvmuldp %x8, 51, 36 \n\t"
|
|
|
|
"xvmuldp 44, 32, 37 \n\t" // s * x
|
|
"xvmuldp 45, 33, 37 \n\t"
|
|
|
|
"lxvd2x 32, 0, %3 \n\t" // load x
|
|
"lxvd2x 33, %15, %3 \n\t"
|
|
|
|
"xvmuldp 46, 34, 37 \n\t"
|
|
"xvmuldp 47, 35, 37 \n\t"
|
|
|
|
"lxvd2x 34, %16, %3 \n\t"
|
|
"lxvd2x 35, %17, %3 \n\t"
|
|
|
|
"xvmuldp %x9, 48, 37 \n\t" // s * y
|
|
"xvmuldp %x10, 49, 37 \n\t"
|
|
|
|
"lxvd2x 48, 0, %4 \n\t" // load y
|
|
"lxvd2x 49, %15, %4 \n\t"
|
|
|
|
"xvmuldp %x11, 50, 37 \n\t"
|
|
"xvmuldp %x12, 51, 37 \n\t"
|
|
|
|
"lxvd2x 50, %16, %4 \n\t"
|
|
"lxvd2x 51, %17, %4 \n\t"
|
|
|
|
"xvadddp 40, 40, %x9 \n\t" // c * x + s * y
|
|
"xvadddp 41, 41, %x10 \n\t" // c * x + s * y
|
|
|
|
"addi %3, %3, -64 \n\t"
|
|
"addi %4, %4, -64 \n\t"
|
|
|
|
"xvadddp 42, 42, %x11 \n\t" // c * x + s * y
|
|
"xvadddp 43, 43, %x12 \n\t" // c * x + s * y
|
|
|
|
"xvsubdp %x5, %x5, 44 \n\t" // c * y - s * x
|
|
"xvsubdp %x6, %x6, 45 \n\t" // c * y - s * x
|
|
"xvsubdp %x7, %x7, 46 \n\t" // c * y - s * x
|
|
"xvsubdp %x8, %x8, 47 \n\t" // c * y - s * x
|
|
|
|
"stxvd2x 40, 0, %3 \n\t" // store x
|
|
"stxvd2x 41, %15, %3 \n\t"
|
|
"stxvd2x 42, %16, %3 \n\t"
|
|
"stxvd2x 43, %17, %3 \n\t"
|
|
|
|
"stxvd2x %x5, 0, %4 \n\t" // store y
|
|
"stxvd2x %x6, %15, %4 \n\t"
|
|
"stxvd2x %x7, %16, %4 \n\t"
|
|
"stxvd2x %x8, %17, %4 \n\t"
|
|
|
|
"addi %3, %3, 128 \n\t"
|
|
"addi %4, %4, 128 \n\t"
|
|
|
|
"addic. %2, %2, -8 \n\t"
|
|
"bgt 1b \n"
|
|
|
|
"2: \n\t"
|
|
|
|
"xvmuldp 40, 32, 36 \n\t" // c * x
|
|
"xvmuldp 41, 33, 36 \n\t"
|
|
"xvmuldp 42, 34, 36 \n\t"
|
|
"xvmuldp 43, 35, 36 \n\t"
|
|
|
|
"xvmuldp %x5, 48, 36 \n\t" // c * y
|
|
"xvmuldp %x6, 49, 36 \n\t"
|
|
"xvmuldp %x7, 50, 36 \n\t"
|
|
"xvmuldp %x8, 51, 36 \n\t"
|
|
|
|
"xvmuldp 44, 32, 37 \n\t" // s * x
|
|
"xvmuldp 45, 33, 37 \n\t"
|
|
"xvmuldp 46, 34, 37 \n\t"
|
|
"xvmuldp 47, 35, 37 \n\t"
|
|
|
|
"xvmuldp %x9, 48, 37 \n\t" // s * y
|
|
"xvmuldp %x10, 49, 37 \n\t"
|
|
"xvmuldp %x11, 50, 37 \n\t"
|
|
"xvmuldp %x12, 51, 37 \n\t"
|
|
|
|
"addi %3, %3, -64 \n\t"
|
|
"addi %4, %4, -64 \n\t"
|
|
|
|
"xvadddp 40, 40, %x9 \n\t" // c * x + s * y
|
|
"xvadddp 41, 41, %x10 \n\t" // c * x + s * y
|
|
"xvadddp 42, 42, %x11 \n\t" // c * x + s * y
|
|
"xvadddp 43, 43, %x12 \n\t" // c * x + s * y
|
|
|
|
"xvsubdp %x5, %x5, 44 \n\t" // c * y - s * x
|
|
"xvsubdp %x6, %x6, 45 \n\t" // c * y - s * x
|
|
"xvsubdp %x7, %x7, 46 \n\t" // c * y - s * x
|
|
"xvsubdp %x8, %x8, 47 \n\t" // c * y - s * x
|
|
|
|
"stxvd2x 40, 0, %3 \n\t" // store x
|
|
"stxvd2x 41, %15, %3 \n\t"
|
|
"stxvd2x 42, %16, %3 \n\t"
|
|
"stxvd2x 43, %17, %3 \n\t"
|
|
|
|
"stxvd2x %x5, 0, %4 \n\t" // store y
|
|
"stxvd2x %x6, %15, %4 \n\t"
|
|
"stxvd2x %x7, %16, %4 \n\t"
|
|
"stxvd2x %x8, %17, %4 \n"
|
|
|
|
"#n=%2 x=%0=%3 y=%1=%4 c=%13 s=%14 o16=%15 o32=%16 o48=%17\n"
|
|
"#t0=%x5 t1=%x6 t2=%x7 t3=%x8 t4=%x9 t5=%x10 t6=%x11 t7=%x12"
|
|
:
|
|
"+m" (*x),
|
|
"+m" (*y),
|
|
"+r" (n), // 2
|
|
"+b" (x), // 3
|
|
"+b" (y), // 4
|
|
"=wa" (t0), // 5
|
|
"=wa" (t1), // 6
|
|
"=wa" (t2), // 7
|
|
"=wa" (t3), // 8
|
|
"=wa" (t4), // 9
|
|
"=wa" (t5), // 10
|
|
"=wa" (t6), // 11
|
|
"=wa" (t7) // 12
|
|
:
|
|
"d" (c), // 13
|
|
"d" (s), // 14
|
|
"b" (16), // 15
|
|
"b" (32), // 16
|
|
"b" (48) // 17
|
|
:
|
|
"cr0",
|
|
"vs32","vs33","vs34","vs35","vs36","vs37",
|
|
"vs40","vs41","vs42","vs43","vs44","vs45","vs46","vs47",
|
|
"vs48","vs49","vs50","vs51"
|
|
);
|
|
}
|